



# RT568 API User Guide

### 1. Introduction

RT568 is a Bluetooth®5 Low Energy (BLE) transceiver IC. It includes an RF radio and modulator/demodulator. This document explains how to configure the chip and also describes register usage for BLE applications.

### 2. System Block Diagram



Figure 1. RT568 and MCU block diagram for BLE application

The MCU controls the RT568 through the SPI interface. The RT568 supports a maximum SPI clock rate up to 16MHz. The RT568 outputs an INT\_flag which connects to the MCU GPIO pin. When RT568 enters specific states, the INT\_flag pin outputs a pulse to interrupt the MCU. The MCU must read its interrupt status byte immediately to know the state of the RT568. Please see the **Interrupt and ISR** section for more details. RT568 provides a 16MHz clock output. The MCU can use this signal as a clock source or utilize some other source. The RT568 also provides an input for the external MCU to reset the RT568 outputting an active low pulse to RT568 nRESET pin.



### 3. SPI Waveform

RT568 implements a proprietary SPI command protocol for register read/write and data buffer read/write.

### (1)SPI Write Register





- Polarity and Phase: CPOL=0, CPHA=0
- 1st byte as command byte, bit[7]: Read/Write define: 0:write, 1:read
- 1st byte bit[6:0]: register address bit[6:0]
- 2<sup>nd</sup> byte bit[0]: register address bit[7]

NOTE: SS must be held continuously low during the entire write process.



### (2) SPI Read Register



- Polarity and Phase : CPOL=0, CPHA=0
- 1st byte as command byte, bit[7]: Read/Write define: 0:write, 1:read
- 1st byte bit[6:0]: register address bit[6:0]
- •2nd byte bit[0] is register address bit[7]
- •3rd byte is Dummy byte, always output 0
- •4th byte output address register ....

NOTE: SS must be held continuously low during the entire read process.



## 4. Interrupt and ISR

Reg\_61 is the interrupt enable register. Reg\_62 is the interrupt status register.

| Register Address | Name Description     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reg_61           | B0 ~ B7 : En_INT     | B0: 1, enable RX PDU Header Ready INT 0, mask RX PDU Header Ready INT B1: 1, enable RX PDU 16 Bytes Ready INT 0, mask RX PDU 16 Bytes Ready INT 82: 1, enable TX Packet End INT 0, mask TX Packet End INT 83: 1, enable RX Timeout INT 0, mask RX Timeout INT 4: 1, enable RX Packet End INT 5: 1, enable RX Packet End INT 0, mask RX Packet End INT 6, mask RX Packet End INT 85: 1, enable RX Access Code Sync INT 0, mask RX Access Code Sync INT 86: 1, enable Wake Up INT defined in Reg_115~119 0, mask Wake Up INT |
| Reg_62           | B0 ~ B7 : INT_Status | Write 1 to clear corresponding INT status.  B0:1, Trigger INT when RX PDU Header Ready in RX FIFO  B1:1, Trigger INT when RX PDU 16byte Data Ready  B2:1, TX Packet End INT triggered.  B3:1, RX Timeout INT triggered  B4:1, RX Packet End INT triggered  B5:1, RX Access Code Searched INT triggered  B6:1, Trigger when (RTC Time == Wakeup Time).  Periodic trigger every R159 ~ R156 period when B7 of R159 = 1  B7: Reserved                                                                                         |

<sup>\*</sup>If the RT568 INT\_flag pin output level is HIGH, the MCU GPIO interrupt is triggered. The MCU must clear INT\_Status (Reg 62) for the INT\_flag output to become LOW.

| Register Address | Name                                       | Description                                                                                                             |
|------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| Reg_156          | B7 ~ B0 : Period_us[7:0]                   |                                                                                                                         |
| Reg_157          | B7 ~ B0 : Period_us[15:8]                  | Davied Times intervent period (2. 0v7#### (ve)                                                                          |
| Reg_158          | B7 ~ B0 : Period_us[23:16]                 | Period Timer interrupt period: 0 ~ 0x7fffffff (μs)                                                                      |
|                  | B6 ~ B0 : Period_us[30:24]                 |                                                                                                                         |
| Reg_159          | B7 : Periodic or One-shot INT in EN_INT[6] | Enable periodic interrupt in EN_INT[6],     EN_INT[6] is a one-shot interrupt.  Match counter is defined in R115 ~ R119 |



#### GPIO Interrupt Service Routine (ISR) example code:

```
void GPIO_IRQHandler(void)
   uint8_t interrupt_sataus;
   //clear MCU GPIO interrupt status
   //read RT568 INT status
   rafael_spi_read_single(SPI_MASTER_PORT, 62, &interrupt_sataus);
   //clear RT568 INT status
   rafael_spi_write_single(SPI_MASTER_PORT, 62, interrupt_sataus);
   //b5: Access code searched
   if(interrupt_sataus & RAFAEL_IRQ_SYNC) {
   }
   //b4: RX packet received
   if(interrupt_sataus & RAFAEL_IRQ_RECEIVED) {
   }
   //b2: TX packet send complete
   if(interrupt_sataus & RAFAEL_IRQ_TXEND) {
   //b3: RX timeout, do not receive packet
   if(interrupt_sataus & RAFAEL_IRQ_RXSTOP) {
   //b6: Wakeup and T/R triggered
   if(interrupt_sataus & RAFAEL_IRQ_WAKEUP) {
   }
} //end of ISR
```



### 5. TX Data Port and RX Data Port

RT568 internal TX Buffer (320 bytes) and RX FIFO (320 bytes) for data transmission and reception.

| Register Address | Name                                                                      | Description                                                                                                                                                      |
|------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reg_104          | TX_START_ADDR[7:0]                                                        | TX_START_ADDR[8:0] : with TX_Enable, this tells the RF section the start address in the TX Buffer                                                                |
|                  | B0 : TX_START_ADDR[8]                                                     | for transmit data                                                                                                                                                |
| Dog 105          | B1 ~ B6 : reserved                                                        |                                                                                                                                                                  |
| Reg_105          | B7: En payload underflow check                                            | 1 : Enable Tx Payload underflow check, used when transmitting packets                                                                                            |
| Reg_106          | RX_FIFO_CNT[7:0]                                                          | RX_FIFO_CNT[8:0] : number of data bytes in the                                                                                                                   |
|                  | B0 : RX_FIFO_CNT[8]                                                       | RX FIFO                                                                                                                                                          |
| Reg_107          | B1 ~ B5 : reserved<br>B6 : Clear TX Payload Counter<br>B7 : Clear RX FIFO | B6 : Write 1 to clear the TX Payload Counter, must write 0 after write 1 B7 : Write 1 to clear the RX FIFO, must write 0 for normal RX FIFO read/write operation |
| Reg_254          | TX Buffer data Write Port                                                 | Write this register to put data into the TX Buffer                                                                                                               |
| Reg_255          | RX FIFO data Read Port                                                    | Read this register to get data from the RX FIFO                                                                                                                  |

To write data into the TX\_Buffer, the process is similar to writing registers via SPI. The only difference is reg\_addr becomes 254 (Byte2[0],Byte1[6:0]) and TX\_Buffer must indicate the write start address (Byte2[7:0],Byte3[0]); set TX data type with Byte3[7] = 1 write BLE payload; = 0 write BLE header.

To read data from the RX\_FIFO, the process is similar to reading registers via SPI. The only difference is reg\_addr becomes 255 (Byte2[0],Byte1[6:0]) and Byte2, Byte3 are dummy bytes.



### (1) SPI Write TX Buffer

#### SPI Tx\_Buffer Write Format



- 1st Byte bit7 is 0 means SPI write operation
- Register address is 254 (2<sup>nd</sup> byte[0], 1<sup>st</sup> byte[6:0]), means to write TX\_buffer
- (4th byte[0], 3rd byte) is Tx buffer start address that user desires to write
- 4th byte[7] bit to indicate HW that SW is writing payload data or header data
  - 1: write payload 0: write header
- 5th byte and follow bytes are data

### (2) SPI Read RX FIFO



- ullet 1st Byte bit7 is 1 means SPI read operation
- Register address is 255 (2<sup>nd</sup> byte[0], 1<sup>st</sup> byte[6:0]), means to read RX\_FIFO
- 3<sup>rd</sup> byte, 4<sup>th</sup> byte are dummy bytes
- 5th byte and follow bytes are the data read from RX\_FIFO





Figure 2. TX\_Buffer and RX\_FIFO Content

The RT568 supports AES-CCM encryption/decryption.

In Connection mode, if security transmission is enabled then software must configure AES\_CCM\_Nonce registers (Reg\_126 ~ Reg\_138), AES\_CCM\_Key registers (Reg\_139 ~ Reg\_154) and enable AES-CCM accelerator (Reg\_155[2:0]=1) before the TX/RX task is enabled.

At the transmission side, write the raw data into the TX buffer. Once the TX\_Task is enabled, the RT568 will automatically do AES-CCM encryption and send-out packets over the air. At the receiver side, decrypted data is read from the RX\_FIFO. The data format is shown in Figure 2 (above).



## 6. PMU (Power Management Unit) Finite State Machine



Figure 3. RT568 PMU Finite State Machine



## 7. SPI I/O Re-mapping

To easily integrate the RT568 and MCU in one package (SIP), the RT568 supports dynamic SPI pin allocation.

At the beginning of IC power-on, the software MUST run the following SPI I/O mapping flow:

- (1) After power-on, the SPI I/O pins are inputs. The MCU must set all SPI pins to be GPIO pins.
- (2) The SIP designer must know the RT568's SPI pin assignments connected to the MCU. The MCU will utilize these RT568 GPIO pins for SPI communication (SS, CLK, MOSI) to set the I/O registers (GPIO0\_SEL ~ GPIO4\_SEL). This step re-configures the RT568 I/O pins to map with the SPI's MCU pin definition.

Table1. RT568 SPI I/O Configuration

| GPIO5_SEL      |        |         | 0                                     |         |     |        |         | 1       |         |     |
|----------------|--------|---------|---------------------------------------|---------|-----|--------|---------|---------|---------|-----|
| GPIO0_SEL[2:0] | 0      | 1       | 2                                     | 3       | 4   | 0      | 1       | 2       | 3       | 4   |
| GPIO0          | SPI_CS | SPI_CLK | SPI_SDI                               | SPI_SD0 | INT |        |         | 1[0]    |         |     |
| GPIO5          |        | •       | · · · · · · · · · · · · · · · · · · · |         |     | SPI_CS | SPI_CLK | SPI_SDI | SPI_SD0 | INT |
|                |        |         |                                       |         |     |        | '       | '       |         | •   |
| GPIO5_SEL      |        |         | 0                                     |         |     |        |         | 1       |         |     |
| GPIO1_SEL[2:0] | 0      | 1       | 2                                     | 3       | 4   | 0      | 1       | 2       | 3       | 4   |
| GPIO1          | SPI_CS | SPI_CLK | SPI_SDI                               | SPI_SDO | INT |        |         | I[1]    |         |     |
| GPIO6          |        |         | I[1]                                  |         |     | SPI_CS | SPI_CLK | SPI_SDI | SPI_SDO | INT |
|                |        |         |                                       |         |     |        |         |         |         |     |
| GPIO5_SEL      |        |         | 0                                     |         |     |        |         | . 1     |         |     |
| GPIO2_SEL[2:0] | 0      | 1       | 2                                     | 3       | 4   | 0      | 1       | 2       | 3       | 4   |
| GPIO2          | SPI_CS | SPI_CLK | SPI_SDI                               | SPI_SDO | INT |        |         | I[2]    |         |     |
| GPIO7          |        |         | <b>I</b> [2]                          |         | •   | SPI_CS | SPI_CLK | SPI_SDI | SPI_SDO | INT |
| GPIO5_SEL      |        |         | 0                                     |         |     |        |         | 1       |         |     |
|                |        |         |                                       | 1 .     | 1 . |        |         |         |         | 1 . |
| GPIO3_SEL[2:0] | 0      | 1       | 2                                     | 3       | 4   | 0      | 1       | 2       | 3       | 4   |
| GPIO3          | SPI_CS | SPI_CLK | SPI_SDI                               | SPI_SDO | INT |        |         | [3]     |         |     |
| GPIO8          |        |         | I[3]                                  |         |     | SPI_CS | SPI_CLK | SPI_SDI | SPI_SDO | INT |
|                |        |         |                                       |         |     |        |         |         |         |     |
| GPIO5_SEL      |        |         | 0                                     |         |     |        |         | 1       |         |     |
| GPIO4_SEL[2:0] | 0      | 1       | 2                                     | 3       | 4   | 0      | 1       | 2       | 3       | 4   |
| GPIO4          | SPI_CS | SPI_CLK | SPI_SDI                               | SPI_SDO | INT |        |         | I[4]    |         |     |
| GPIO9          |        |         | I[4]                                  |         |     | SPI_CS | SPI_CLK | SPI_SDI | SPI_SDO | INT |
|                |        |         |                                       |         |     |        |         |         |         |     |



#### Table 2. RT568 SPI I/O Registers

| No. | Register Address | Name                                                                                | Description                                                                                                        | Power on Value                                                                    |
|-----|------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| 1   | Reg_246          | Bit[4:0] : reg_pull_en                                                              | GPIO5_SEL=0,<br>Control GPIO0~4 pull en<br>GPIO5_SEL=1,<br>Control GPIO5~9 pull en                                 | 0x1f                                                                              |
| 2   | Reg_247          | Bit[4:0] : reg_up_down                                                              | GPIO5_SEL=0,<br>Control GPIO0~4 pull up or pull down<br>GPIO5_SEL=1,<br>Control GPIO5~9 pull up or pull down       | 0x01                                                                              |
| 3   | Reg_248          | Bit[2:0] : GPIO0_SEL<br>Bit[5:3] : GPIO1_SEL<br>Bit[7:6] : GOIO2_SEL[1:0]           | Refer to GPIO Mux EN_SDO_INT_Out, 1: enable SDO and INT function pin output 0: Keep SDO and INT function pin input | GPIO0_SEL = 0<br>GPIO1_SEL = 1<br>GPIO2_SEL = 2<br>GPIO3_SEL = 3<br>GPIO4_SEL = 4 |
| 4   | Reg_249          | Bit[0]: GPIO2_SEL[2] Bit[3:1]: GPIO3_SEL Bit[6:4]: GPIO4_SEL Bit[7]: EN_SDO_INT_Out |                                                                                                                    | EN_SDO_INT_Out = 0                                                                |

For example, to configure with GPIO5\_SEL=0:

 $GPIO0 = SPI_CS$  (SS)

 $GPIO1 = SPI\_CLK$  (CLK)

 $GPIO2 = SPI\_SDI$  (MOSI)

 $GPIO3 = SPI\_SDO$  (MISO)

GPIO4 = INT (INT flag)

then execute MCU write  $Reg_{248} = 8'b_{01} 001 000$ ,  $Reg_{249} = 8'b_{01} 011 0$  by GPIO pins.

- (3) set five MCU pins (SPI\_SS, SPI\_CLK, SPI\_MOSI, SPI\_MISO, INT\_flag) as outputs and hold the levels HIGH for 10ms.
- (4) configure the MCU SPI peripheral interface pins
- (5) MCU SPI set Reg\_249[7] = 1 to configure the RT568 MISO and INT pins as outputs.
- (6) MCU SPI write Reg\_40 = 0x90, Reg\_53 = 0x80 to enable the RT568 integrated DC/DC converter.
- (7) Wait 25ms for the RT568 to power-up.



## 8. System Initialization

- (a) Reset RT568 by MCU GPIO control of the RT568 nReset pin:
   High → Low (10us) → High then delay 30ms to wait for reset to complete.
- (b) Do SPI I/O re-mapping (see Section 7).
- (c) Call **RAFAEL\_Init(**) to initialize the RT568.

This function performs the following operations:

- 1. writes initial values & default timing parameters into registers Reg\_8 ~ Reg\_127.
- 2. clears Reg\_62 interrupt status bits
- 3. clears the RX\_FIFO and TX\_Payload\_Counter
- 4. disables Auto TX/RX mode switching (TX/RX mode is controlled manually)
- 5. resets the PMU Finite State Machine
- 6. disables the integrated AES-CCM accelerator



## 9. MAC Register Description

Set the CRC generator's initial value at Reg\_112 ~ Reg\_114.

Set Access Address at Reg\_122 ~ Reg\_125 so the RT568 auto-appends a preamble according to the Access Address and Symbol\_Rate (Reg\_120[3]).

| Register Address | Name                    | Description                                           |
|------------------|-------------------------|-------------------------------------------------------|
| Reg_109          | CRC_CHECK_RESULT[7:0]   |                                                       |
| Reg_110          | CRC_CHECK_RESULT[15:8]  | BLE received packet's computed CRC result (read only) |
| Reg_111          | CRC_CHECK_RESULT[23:16] |                                                       |
| Reg_112          | CRC_INIT[7:0]           | BLE CRC generator's initial value                     |
| Reg_113          | CRC_INIT[15:8]          | Note: When En_Direct_Test (Reg_96[0])=1,              |
| Reg_114          | CRC_INIT[23:16]         | R112 changes to payload length                        |
| Reg_122          | ACCESS_CODE[7:0]        |                                                       |
| Reg_123          | ACCESS_CODE[15:8]       | DLE poplet Access Address                             |
| Reg_124          | ACCESS_CODE[23:16]      | BLE packet Access Address                             |
| Reg_125          | ACCESS_CODE[31:24]      |                                                       |

Reg\_91 ~ Reg\_97 define the timing parameters

| Register Address       | Name                                                                                                       | Description                                                                                                                                                                                                            |
|------------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reg_91                 | PLL_LOCK_Time                                                                                              | RF PLL first lock time from power-on (μs)                                                                                                                                                                              |
| Reg_92                 | FAST_PLL_LOCK_Time                                                                                         | RF PLL second lock time from power-on (us)                                                                                                                                                                             |
| Reg_93                 | NEXT_RX_PERIOD                                                                                             | Mac wait period from auto Tx → Rx                                                                                                                                                                                      |
| Reg_94                 | NEXT_TX_PERIOD                                                                                             | Mac wait period from auto Rx → Tx                                                                                                                                                                                      |
| Reg_95                 | Rx_Time_out_Period[7:0]                                                                                    | Rx time-out value for search packet access code fail (µs)                                                                                                                                                              |
| Reg_96                 | B7 ~ B4 : PA_On_Time B3 : En_Whiten B2 ~ B1 : Direct_Test_Pattern B0 : En_Direct_Test (B2 ~ B0 : Reserved) | PA_On_Time: The time between PA power-on and Baseband Modulator power-on.  Direct_Test_Pattern: Select Tx PDU Pattern in BLE Direct Test Mode. 00: prbs 9, 01: 0x0F, 10: 0x55  En_Direct_Test: 1: BLE Direct Test Mode |
| Defect Mieroelectronie |                                                                                                            | 1: Enable Whiten function in T/R                                                                                                                                                                                       |

Rafael Microelectronics

RT568 API User Guide V1.0

B-RT568-SW05



|                               |                           | Xtal_turn-on_time defines the time which the crystal |
|-------------------------------|---------------------------|------------------------------------------------------|
| Reg_97 Xtal_turn_on_time[7:0] | Xtal_turn_on_time[7:0]    | needs from turn-on to stable operation. The value is |
| 1109_07                       | /ttal_talli_on_tillo[7.0] | Xtal_turn_on_time * 31.25µs                          |

NEXT\_TX\_PERIOD is used to fine tune the T\_IFS timing for RX  $\rightarrow$ TX. NEXT\_RX\_PERIOD is used to fine tune the T\_IFS timing for TX->RX. Initial values of the timing parameters:

 $Reg_{91} = 70$ 

 $Reg_{92} = 70$ 

 $Reg_{93} = 1$ 

 $Reg_{94} = 37$ 

 $Reg_{95} = 255$ 

 $Reg_{96}[7:4] = 5$ 

 $Reg_{97} = 80$ 

RT568 has an integrated free-running real-time clock (RTC). The RTC measures time in micro-seconds (µs).

Reg\_98 ~ Reg\_102[4:0] are the RTC counter registers.

| Register Address | Name                                                                  | Description                                                                                                                                                                                             |
|------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reg_98           | RTC_US[7:0]                                                           | Dog 00 Dog 400[D4:D0] - Dood to get the DTC values                                                                                                                                                      |
| Reg_99           | RTC_US[15:8]                                                          | Reg_98 ~ Reg_102[B4:B0] : Read to get the RTC values.  Reg_102[B6:B5] : latch RTC value                                                                                                                 |
| Reg_100          | RTC_US[23:16]                                                         | <ul><li>0: disable R98 ~ R102 RTC latch. It is a free-running value.</li><li>1: latch RTC value when TX_End trigger.</li></ul>                                                                          |
| Reg_101          | RTC_US[31:24]                                                         | latch RTC value when Access_code search ok.     latch RTC value when RX_End trigger.                                                                                                                    |
| Reg_102          | B4 ~ 0: RTC_US[36:32]<br>B6 ~ 5: RTC latch<br>B7: Update RTC_US_latch | Reg_102[B7]: Write 1 to set the RTC with contents of Reg_98 ~  Reg_102. If write 0 to this bit, hardware will view the RTC value at  Reg_98 ~ Reg_102 as invalid and keep the RTC counter going without |
| Reg_103          | Reserved                                                              | changing the values of Reg_98 ~ Reg_102                                                                                                                                                                 |

NOTE: When reading the RTC, Reg\_98 ~ Reg\_102 are frozen when SPI starts reading Reg\_98. These registers resume after Reg\_102 is read.



Reg\_115 ~ Reg\_121 are used to control the RT568's PMU state machine.

| Register Address | Name                                                                                                                                            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reg_115          | Wake_Up_US[7:0]                                                                                                                                 | Wake-up Time : Reg_115 ~ Reg_119[4:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Reg_116          | Wake_Up_US[15:8]                                                                                                                                | (Wake_Up_US[36:0]) is used to wake-up the RT568 when the content matches the RTC timer count.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| _                |                                                                                                                                                 | Write 1 into Reg_120[B7] during READY state to let the MAC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Reg_117          | Wake_Up_US[23:16]                                                                                                                               | go to STANDBY state. The PMU will wake-up & turn-on the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Reg_118          | Wake_Up_US[31:24]                                                                                                                               | XTAL at (Wake-up Time – Xtal_turn_on_time – 2048 μs).  If write 0 to Reg_120[B7], RT568 will not go to <b>Standby State</b> ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Reg_119          | B4~B0: Wake_Up_S[36:32]<br>B5: Reserved<br>B6: TR_Trig_Mode<br>B7: Man_En_TR                                                                    | the PMU will stay in <b>Ready State</b> and go to <b>TX State</b> or <b>RX State</b> at Wake-up Time.  B6: TR_Trig_Mode,  1: Mac T/R task triggered when wake_up_time = RTC_time.  0: Mac T/R task triggered by write 1 to Man_En_TR  (Reg_119,Bit 7)  B7: Man_En_TR,: Write 1 to Manual enable T/R Task. The  RT568 will automatically clear to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Reg_120          | B0: Reserved B1: Wake_Up_Mode B2: AUTO T/R B3: SYMBOL_RATE B4: PLL_CONFIG_DIRECT B5: EN_RX_TIME_OUT B6: RX_CRC_MIC_STORE B7:UPDATE_WAKE_UP_TIME | B1: Wake_Up_Mode  0: Internal RTC Wake Up: CLK_32K remains always on  1: SPI External Wake Up: CLK_32K turned off, Wake Up by external SPI (write 1 to REG_8 Bit 0)  B2: AUTO T/R, Write 1 = MAC switches to TX or RX automatically when one packet is received or the transfer is finished, Write 0 = MAC switches back to ready state when one packet is received or the transfer is finished.  B3: SYMBOL_RATE, Write 1= BLE 2MHz mode; Write 0 = BLE 1MHz mode.  B4: 1: RF LO frequency is configured by Reg32 ~ Reg34  0: RF LO Frequency configured by Reg121[5:0] channel index.  B5: EN_RX_TIME_OUT, Write 1 = enable RX access search time-out function. MAC goes to READY state when time-out is reached during access code searching. Write 0 = MAC continues searching for access code and goes to READY state when 1 is written into Reg_121[B7].  B6: RX_CRC_MIC_STORE. 1: received CRC, MIC and decoded MIC are in RX_FIFO. 0: received CRC MIC and decoded CRC MIC are discarded.  B7: UPDATE_WAKE_UP_TIME, Write 1 to set the wake-up time using contents of Reg_115 ~ Reg_119. If write 0 to Reg_120[B7], RT568 will to go to Standby State, the PMU will remain in Ready State and go to TX State or RX State at the Wake-up Time. |
| Reg_121          | B5 ~ B0 : Channel Index<br>B6 : FIRST T/R<br>B7 : RESET_MAC_STATE                                                                               | B5 ~ B0 :Channel Index, BLE Link Layer channel index number B6 : FIRST T/R, Write 0 = MAC goes directly to TX state after wake-up or Manual Enable TR, Write 1 = MAC goes directly to RX state after wake-up or Manual Enable TR. B7 : RESET_MAC_STATE, Write 1 to end all TX & RX events and reset the MAC state to READY STATE, must write 0 to this bit for the PMU state machine to proceed normally.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |





Figure 4. Rx Process Timing



Figure 5. Tx Process Timing







Figure 6. TX/RX Switch Timing





Figure 7. Rx→TIFS→Tx Processing Time

Figure 6 shows the timing for  $Rx \rightarrow TIFS \rightarrow Tx$  scenario.

Start\_Read\_TX\_RAM rising edge is the time that RT568 starts reading the TX\_Buffer data. The AES-CCM engine needs some preparation time. Software must fill ≥ 18 bytes of data into the Tx\_Buffer before the rising edge of Start\_Read\_TX\_RAM. If the total data length is < 18 bytes, just send it the data before the rising edge of Start\_Read\_TX\_RAM.



## 10. AES-CCM Encryption / Decryption

#### **AES-CCM Encryption**

In order to do HW-based AES-CCM encryption on transmitted data, perform the following steps:

- (1) write the TX packet into the TX Buffer
- (2) write AES\_CCM\_Nonce into Reg\_126 ~ Reg\_138
- (3) write AES\_CCM\_Key into Reg\_139 ~ Reg\_154
- (4) enable AES\_CCM\_mode Reg\_155[2:0] = 1

Steps (1)  $\sim$  (4) do not need to be executed in that specific order.

In the case of automatic  $Rx \rightarrow TIFS \rightarrow Tx$  switching: steps (1) ~ (4) must be done before **Start\_Read\_TX\_RAM** is pulled high (see Figure 7, previous page).

In the case of manual transmission control:  $(1) \sim (4)$  must be done before calling rafael\_config\_tx\_enable\_tx().

Header byte1 is the payload length. If the transmission packet is an empty packet, even if AES\_CCM\_mode is enabled the RT568 will not perform AES-CCM encryption.

#### **AES-CCM Decryption**

In order to do HW-based AES-CCM decryption on received data, perform the following steps:

- (1) write AES\_CCM\_Nonce into Reg\_126 ~ Reg\_138
- (2) write AES\_CCM\_Key into Reg\_139 ~ Reg\_154
- (3) enable AES\_CCM\_mode Reg\_155[2:0] = 1

Steps (1)  $\sim$  (3) do not need to be executed in that specific order.

In the case of automatic Rx→TIFS→Tx switching: steps (1) ~ (3) must be done before the 1<sup>st</sup> preamble bit is received.

In the case of manual reception: steps  $(1) \sim (3)$  must be done before calling rafael\_config\_rx\_enable\_rx().

Header byte1 is the payload length. If the received packet is an empty packet, even if AES\_CCM\_mode is enabled the RT568 will not perform AES-CCM decryption.

The received packet format is shown in Figure 2. Header byte1 shows the raw payload length not including 4 bytes MIC length.

Reg\_155[4] and Reg\_155[5] indicate the MIC and CRC correctness of the received packet.



### **AES** Registers

| Register Address | Name                       | Description                                                   |
|------------------|----------------------------|---------------------------------------------------------------|
| Reg_126          | AES_CCM_NONCE_0            | BLE 5.0 AES-CCM Nonce Byte 0                                  |
| Reg_127          | AES_CCM_NONCE_1            | BLE 5.0 AES-CCM Nonce Byte 1                                  |
| Reg_128          | AES_CCM_NONCE_2            | BLE 5.0 AES-CCM Nonce Byte 2                                  |
| Reg_129          | AES_CCM_NONCE_3            | BLE 5.0 AES-CCM Nonce Byte 3                                  |
| Reg_130          | AES_CCM_NONCE_4            | BLE 5.0 AES-CCM Nonce Byte 4                                  |
| Reg_131          | AES_CCM_NONCE_5            | BLE 5.0 AES-CCM Nonce Byte 5                                  |
| Reg_132          | AES_CCM_NONCE_6            | BLE 5.0 AES-CCM Nonce Byte 6                                  |
| Reg_133          | AES_CCM_NONCE_7            | BLE 5.0 AES-CCM Nonce Byte 7                                  |
| Reg_134          | AES_CCM_NONCE_8            | BLE 5.0 AES-CCM Nonce Byte 8                                  |
| Reg_135          | AES_CCM_NONCE_9            | BLE 5.0 AES-CCM Nonce Byte 9                                  |
| Reg_136          | AES_CCM_NONCE_10           | BLE 5.0 AES-CCM Nonce Byte 10                                 |
| Reg_137          | AES_CCM_NONCE_11           | BLE 5.0 AES-CCM Nonce Byte 11                                 |
| Reg_138          | AES_CCM_NONCE_12           | BLE 5.0 AES-CCM Nonce Byte 12                                 |
| Reg_139          | AES_CCM_KEY_0              | BLE 5.0 AES-CCM Key Byte 0                                    |
| Reg_140          | AES_CCM_KEY_1              | BLE 5.0 AES-CCM Key Byte 1                                    |
| Reg_141          | AES_CCM_KEY_2              | BLE 5.0 AES-CCM Key Byte 2                                    |
| Reg_142          | AES_CCM_KEY_3              | BLE 5.0 AES-CCM Key Byte 3                                    |
| Reg_143          | AES_CCM_KEY_4              | BLE 5.0 AES-CCM Key Byte 4                                    |
| Reg_144          | AES_CCM_KEY_5              | BLE 5.0 AES-CCM Key Byte 5                                    |
| Reg_145          | AES_CCM_KEY_6              | BLE 5.0 AES-CCM Key Byte 6                                    |
| Reg_146          | AES_CCM_KEY_7              | BLE 5.0 AES-CCM Key Byte 7                                    |
| Reg_147          | AES_CCM_KEY_8              | BLE 5.0 AES-CCM Key Byte 8                                    |
| Reg_148          | AES_CCM_KEY_9              | BLE 5.0 AES-CCM Key Byte 9                                    |
| Reg_149          | AES_CCM_KEY_10             | BLE 5.0 AES-CCM Key Byte 10                                   |
| Reg_150          | AES_CCM_KEY_11             | BLE 5.0 AES-CCM Key Byte 11                                   |
| Reg_151          | AES_CCM_KEY_12             | BLE 5.0 AES-CCM Key Byte 12                                   |
| Reg_152          | AES_CCM_KEY_13             | BLE 5.0 AES-CCM Key Byte 13                                   |
| Reg_153          | AES_CCM_KEY_14             | BLE 5.0 AES-CCM Key Byte 14                                   |
| Reg_154          | AES_CCM_KEY_15             | BLE 5.0 AES-CCM Key Byte 15                                   |
|                  | B2 ~ B0 : AES_CCM_Mode B3: | [B2:B0] AES_CCM_MODE :                                        |
| Reg_155          | Manual_EN_AES              | bypass mode, no encryption.     encryption / decryption mode. |
|                  | B4 : RX_MIC_OK             | 2 : Tx encryption / Rx bypass                                 |

Rafael Microelectronics

RT568 API User Guide V1.0

B-RT568-SW05



| B5: RX_CRC_OK B6: AES_128_BUSY B7: TX successful | 3: Rx decryption / Tx bypass 4: Local AES-128 mode, write 16 bytes plain text to TX Buffer & enable AES by setting Manual_EN_AES, read result at RX FIFO B[3] Manual_EN_AES: in Local AES-128 mode, write 1 to enable AES-128 Encryption; when RX FIFO Cnt = 16, write 0 to disable AES-128 function B[4] RX_MIC_OK: 1, RX MIC correct; |
|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                  | Tx_buffer underflow; 1 : TX underflow                                                                                                                                                                                                                                                                                                   |

### Other Registers

| Register Address | Name                                        | Description                                                                                                                      |
|------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| Reg_47           | Bit[0] : Enable 16M clock output            | 0: on; 1: off                                                                                                                    |
| Reg_165          | MAX_Payload_LEN[7:0]                        | RX maximum valid payload length. If decoded header length exceed this number, HW view received packet fail and report CRC error. |
| Reg_250          | Bit[0] : EN DPI Mode<br>Bit[7:1] : Reserved | 0: SPI operates in normal SPI mode 1: SPI operates in dual I/O mode                                                              |

### Gain and RSSI related Registers

| Register Address | Name                      | Description                                                                                                                                                                                                                                       |
|------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reg_166          | Bit[7:4] : Latch LNA_GAIN | 0: -62.7 dB 8: -47.2 dB<br>1: -61.2 dB 9: -45.4 dB<br>2: -59.2 dB 10: -44.1 dB<br>3: -57.2 dB 11: -41.4 dB<br>4: -55.5 dB 12: -38.7 dB<br>5: -53.5 dB 13: -36.9 dB<br>6: -51.1 dB 14: -35.7 dB<br>7: -49 dB 15: -35 dB                            |
| Reg_167          | Bit[7:4] : Latch VGA_GAIN | 0: -6 dB 8: +9 dB<br>1: -3 dB 9: +12 dB<br>2: 0 dB 10: +15 dB<br>3: LPF 2 <sup>nd</sup> +3dB 11: +18 dB<br>4: LPF 2 <sup>nd</sup> +6dB 12: +21 dB<br>5: LPF 2 <sup>nd</sup> +9dB 13: +24 dB<br>6: +3 dB 14: same as 13<br>7: +6 dB 15: same as 13 |



|         | Bit[3:0] : Latch TIA_GAIN | 0: LPF 0 dB<br>1: LPF +3 dB<br>2: LPF +6 dB<br>3: LPF +9 dB<br>4: LPF +12 dB<br>5: LPF +15 dB<br>6: same as 5<br>7: 0 dB | 8:0 dB<br>9:+3 dB<br>10:+6 dB<br>11:+9dB<br>12:+12 dB<br>13:+15 dB<br>14:+18 dB<br>15: same as 14 |
|---------|---------------------------|--------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| Reg_168 | Latch ADC_RSSI[7:0]       | Signed Value of Base Band ADC RSSI<br>Range: 0dBm + Reg_90 to -60dBm + Reg_90                                            |                                                                                                   |
| Reg_90  | ADC_RSSI_BASE[7:0]        | RSSI Base compensation                                                                                                   |                                                                                                   |



### RT568 API Files and Functions

#### RT568 physical layer files:

| Filename           | Description              |
|--------------------|--------------------------|
| rafael_phy.c       | RT568 basic API          |
| rafael_phy.h       | Header file              |
| BlePhysicalLayer.c | RT568 physical layer API |
| BlePhysicalLayer.h | Header file              |

#### RT568 basic API

- void rafael\_spi\_write\_single(SPI\_T \*spi\_instance, uint8\_t reg\_address, uint8\_t reg\_value);
- Purpose: write a value to one register
- Input 1: \*spi\_instance: SPI\_handle
- Input 2: reg\_address
- Input 3: reg\_value
- \*The implementation depends on MCU platform.
- void rafael\_spi\_write(SPI\_T \*spi\_instance, uint8\_t reg\_address, uint8\_t \*p\_tx\_data, uint32\_t tx\_data\_length);
- Purpose: write consecutive values from the start register address
- Input 1: \*spi\_instance: SPI\_handle
- Input 2: reg\_address: start register address
- Input 3: \*p\_tx\_data: data values to write
- Input 4: tx\_data\_length: length of data to be written
- \*The implementation depends on MCU platform.
- void rafael\_spi\_read(SPI\_T \*spi\_instance, uint8\_t reg\_address, uint8\_t \*p\_rx\_data, uint32\_t rx\_data\_length);
- Purpose: read consecutive values from the start register address
- Input 1: \*spi instance: SPI handle
- Input 2: reg\_address: start register address
- Input 3: \*p\_rx\_data: data values read from registers
- Input 4: rx\_data\_length: length of data to be read
- \*The implementation depends on MCU platform.



- void rafael\_spi\_buffer\_write(SPI\_T \*spi\_instance, uint8\_t \*p\_tx\_data, uint16\_t tx\_data\_length, uint16\_t ram\_start\_addr, uint8\_t fill\_payload\_mode);
- Purpose: write header or payload to the TX\_Buffer
- Input 1: \*spi instance: SPI handle
- Input 2: \*p tx data: data values to write
- Input 3: tx\_data\_length: length of data to be written
- Input 4: ram\_start\_addr: start of RAM address to write the data
- Input 5: fill\_payload\_mode: fill this bit to 4th Byte bit7. 1: fill payload data; 0: fill header data.
   This bit is effective when R105[7]=1 (enable TX buffer underflow check)
- \*The implementation depends on MCU platform.
- void rafael\_spi\_buffer\_read(SPI\_T \*spi\_instance, uint8\_t \*p\_rx\_data, uint16\_t rx\_data\_length);
- Purpose: read data from the RX FIFO.
- Input 1: \*spi\_instance: SPI\_handle
- Input 2: \*p\_rx\_data: data values read from RX\_FIFO
- Input 3: rx\_data\_length: length of reading data
- \*The implementation depends on MCU platform.
  - void rafael\_spi\_write\_startAddr(SPI\_T \*spi\_instance, uint16\_t ram\_start\_addr);
- Purpose: Notify RF the address to start reading data from TX\_Buffer.
- Input 1: \*spi instance: SPI handle
- Input 2: \* ram\_start\_addr: Tx\_buffer start address for RF to transmit data
- void rafael\_spi\_clear\_fifo(SPI\_T \*spi\_instance);
- Purpose: clear RX\_FIFO and reset RX\_FIFO\_counter
- Input 1: \*spi\_instance: SPI\_handle
  - void RAFAEL\_Init(void);
- Purpose: initialize RT568
  - void rafael\_config\_tx\_enable\_tx(SPI\_T \*spi\_instance);
- Purpose: enable TX process. RT568 HW executes PLL lock, preamble append, whitening, add CRC and transmit data.
- Input 1: \*spi\_instance: SPI\_handle



- void rafael\_config\_rx\_enable\_rx(SPI\_T \*spi\_instance);
- Purpose: enable RX process. The RT568 executes PLL lock, access address searching, de-whitening, CRC check and receives data
- Input 1: \*spi\_instance: SPI\_handle
  - void rafael\_reset\_phy\_fsm(SPI\_T \*spi\_instance);
- Purpose: reset PMU Finite State Machine to Ready state
- Input 1: \*spi\_instance: SPI\_handle
  - void rafael\_read\_rtc\_timer(SPI\_T \*spi\_instance, uint32\_t\* RTC\_timer\_us\_low, uint32\_t\* RTC\_timer\_us\_high);
- Purpose: read RT568 RTC timer count. The RTC timer count total is 37 bits, each count is 1 micro-second
- Output 1: \*RTC timer us low: RTC[31:0], LSB 32 bits
- Output 2: \*RTC\_timer\_us\_high: RTC[36:32], MSB 5 bits
- void rafael\_update\_wakeup\_timer(SPI\_T \*spi\_instance, uint32\_t timeout);
- Purpose: put the RT568 into Sleep mode (32KHz clock on, RTC on) and configure the RTC timeout value for wake-up. When the timeout expires, the RT568 will create a Sync\_flag interrupt to inform MCU.
- Output 1: timeout: Sleep duration (µs).
- void rafael\_phy\_power\_down(uint32\_t RtcTimeout);
- Purpose: put the RT568 into Sleep mode (32KHz clock on, RTC on) or Deep Sleep mode (32KHz clock off, RTC off).
- Output 1: RTC Timeout: Sleep duration (µs). Only useful in Sleep mode.
- void rafael\_phy\_manual\_wakeup(void);
- Purpose: Immediately wake-up the RT568 from Deep Sleep mode (32KHz clock off, RTC off).



#### Physical Layer API

- void BLEPHYSICALLAYER\_ConfigureRadio (U32 accessAddress, U8whiteningEnable,U32 crcInit, U8 channel, U8 txPhy, U8 rxPhy, U8 autoSwitchModeEnable);
- Purpose: configure PHY parameters for a TX or RX process
- Input 1: accessAddress: four bytes Access Address. Little Endian format in API. For Advertising, it is always set to 0x71764129.
- Input 2: whiteningEnable: default = 1 (whitening is enabled)
- Input 3: crcInit: three bytes CRC initial values. Little Endian format in API. For Advertising, it is always set to 0x555555.
- Input 4: channel: BLE link layer channel number. Range: 0~39. The RT568 will configure the PLL according to this parameter.
- Input 5: txPhy: TX symbol rate: 1 = 1MHz, 2 = 2MHz
- Input 6: rxPhy: RX symbol rate: 1 = 1MHz, 2 = 2MHz
- Input 7: autoSwitchModeEnable: 1 = enable Auto T/R switch, 0 = disable
- void BLEPHYSICALLAYER\_StartRx (void);
- Purpose: Start scanning on the radio channel previously configured by BLEPHYSICALLAYER\_ConfigureRadio(). The RT568 will generate an interrupt when the access address is matched or a complete packet is received. The packet is stored in the RX\_FIFO.
  - void BLEPHYSICALLAYER\_SetRxTimeout (void);
- Purpose: Enable RxTimeout and set timeout value (255µs). It is enabled for TX/RX auto switch mode. The RT568 generates an interrupt if no peer response is received in the TX/RX or RX/TX/RX sequence.
  - void BLEPHYSICALLAYER\_StopRF(void);
- Purpose: stop current radio operation (RX or TX). It can also be called to stop TX/RX auto-switch mode.
  - void BLEPHYSICALLAYER\_SetTxPacket(const U8 \*pHeader, const U8 headerLength, const U8 \*pData, const U8 dataLength);
- Purpose: put a TX packet into the TX\_FIFO before transmitting it.
- Input 1: \*pHeader: header data

## Security Level < Confidential >

### Preliminary



- Input 2: headerLength: header length
- Input 3: \*pData: payload data
- Input 4: dataLength: data length
- \*The implementation depends on MCU platform.
  - void BLEPHYSICALLAYER\_StartTx (void);
- Purpose: Transmit a previously buffered packet. The RT568 will generate an interrupt after the entire packet is transmitted.
- S8 BLEPHYSICALLAYER\_GetTXPowerLevel (void);
- Purpose: Get the Tx power level
- Return: Tx power level in dBm
  - S8 BLEPHYSICALLAYER\_GetLastRSSI (void);
- Purpose: Get the latest RSSI.
- Return: RSSI value in dBm



### **Contact Information**

| Address | 8F., No.28, Chenggong 12th St., Zhubei City, Hsinchu County 30264 Taiwan R.O.C. |                        |                               |
|---------|---------------------------------------------------------------------------------|------------------------|-------------------------------|
| Contact | Tel: 886-3-5506258                                                              | Fax: 886-3-5506228     | www.rafaelmicro.com           |
| Sales   | World-wide                                                                      | 886-3-5506258 ext. 206 | michael.gauer@rafaelmicro.com |
|         | China                                                                           | 86-1360-2679953        | jaff.wu@rafaelmicro.com       |

#### **Revision History**

| Revision | Description             | Owner         | Date       |
|----------|-------------------------|---------------|------------|
| 1.0      | First preliminary draft | Michael Gauer | 2019/11/27 |

© 2019 by Rafael Microelectronics, Inc.

#### All Rights Reserved.

Information in this document is provided in connection with **Rafael Microelectronics**, **Inc.** ("**Rafael Micro**") products. These materials are provided by **Rafael Micro** as a service to its customers and may be used for informational purposes only. **Rafael Micro** assumes no responsibility for errors or omissions in these materials. **Rafael Micro** may make changes to this document at any time, without notice. **Rafael Micro** advises all customers to ensure that they have the latest version of this document and to verify, before placing orders, that information being relied on is current and complete. **Rafael Micro** makes no commitment to update the information and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to its specifications and product descriptions.

THESE MATERIALS ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, EITHER EXPRESS OR IMPLIED, RELATING TO SALE AND/OR USE OF **RAFAEL MICRO** PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, CONSEQUENTIAL OR INCIDENTAL DAMAGES, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. **RAFAEL MICRO** FURTHER DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. **RAFAEL MICRO** SHALL NOT BE LIABLE FOR ANY SPECIAL, INDIRECT, INCIDENTAL, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS, WHICH MAY RESULT FROM THE USE OF THESE MATERIALS.

Rafael Micro products are not intended for use in medical, lifesaving or life sustaining applications. Rafael Micro customers using or selling Rafael Micro products for use in such applications do so at their own risk and agree to fully indemnify Rafael Micro for any damages resulting from such improper use or sale. Rafael Micro, logos and RT568 are Trademarks of Rafael Microelectronics, Inc. Product names or services listed in this publication are for identification purposes only, and may be trademarks of third parties. Third-party brands and names are the property of their respective owners.